# MINI PROJET VHDL: RNG



Project made by: Amari Saad Nossaer

Bensaadoune Yassine
Oujjeyr Driss

In our project we are going to talk in details about RNGs (random number generator), where we will be showing interest for slot machines, how they work (their RNG algorithm) and how people make money from this type of devices.

### Definition:

Slot machines are gambling devices that consist of spinning reels with various symbols.
 Players insert money or credits, spin the reels, and win prizes based on the alignment of symbols on paylines. Modern slot machines use random number generators (RNGs) to ensure that each spin's outcome is random and independent. They are popular in casinos due to their simplicity and potential for large jackpots.

# A brief explanation of our code:

We will use LSFR as s shift register, it can generate a sequence of bits that appears random and is used in various domains as slot machines, error detection...

## Explanation:

- Entity Declaration: The Ifsr entity has four ports: clk (clock input), reset (reset input), enable (enable signal for generating new random numbers), and random\_number\_generated (8 bit output random number).
- Architecture: The rng architecture contains:
  - -A signal lfsr\_rng representing the 8-bit LFSR register initialized to a non-zero value (00000001 in this case).
    - -A process sensitive to the clock and reset signals.
- Process Block:
  - -On reset (reset = '1'), the LFSR is set to its initial value (00000001).
  - -On the rising edge of the clock (rising\_edge (clk)), if the enable signal is high, the LFSR performs a shit right operation:
  - -The feedback is created using the XOR operation on specific bits of the LESR (Ifsr\_rng(7) XOR Ifsr\_rng (5) XOR Ifsr\_rng (4) XOR Ifsr\_rng (3)), which corresponds to the chosen feedback for an 8 bit LFSR.
- Shift Right: 1fsr\_rng(6 down to 0) takes the 7 least significant bits of the register and shifts them one bit to the right, A new Bit -Calculated by XOR: calculates the new bit by taking bits 7, 5, 4 and 3 of lfsr\_rng and combining them with an XOR operation.
- Concatenation: The result of the right shift is concatenated with the new bit calculated by XOR, thus forming the new value of lfsr\_rng.

.

## Gameplay Mechanism:

- Bet Insertion: Players insert coins, tokens, or electronic credits to play.
- Activation: By pulling a lever (on older machines) or pressing a button, the reels spin.
- Result: The reels stop, and symbols appear on a payline. If a winning combination is formed, the player receives a payout.

## Random Number Generator (RNG):

 Modern machines use an RNG to determine the outcome of each spin. This ensures that each spin is independent and entirely random.

## Advantages and Strategies:

## Advantages:

- Ease of Play: No need for complex skills or strategies.
- High Potential Payouts: The possibility of winning significant jackpots.
- Variety: A wide range of themes and game styles.

## Strategies:

- Budget Management: Determine in advance how much money you are willing to spend and stick to it.
- Choosing Machines with a Good Return to Player (RTP): Look for machines with a high RTP to maximize your chances of winning.
- Taking Advantage of Bonuses: Use the bonuses and promotions offered by casinos to extend your gameplay.

### Conclusion:

 Slot machines are an integral part of the gaming and casino industry. Their simplicity, combined with the potential for significant jackpots, makes them a popular choice for many players. Whether online or in physical casinos, slot machines continue to attract and entertain millions of players worldwide.



.

## Code & execution:

```
Code (clearer on GitHub):
library IEEE;
use IEEE.STD LOGIC 1164.ALL;
entity Ifsr is
  Port (clk: in STD LOGIC;
      reset: in STD LOGIC;
      enable: in STD LOGIC;
      random_number_generated : out STD_LOGIC_VECTOR (7 downto 0));
end lfsr;
architecture rng of Ifsr is
  signal Ifsr rng: STD LOGIC VECTOR (7 downto 0) := "00000001"; -- Initial
value of Ifsr rng
begin
  process(clk, reset)
  begin
    if reset = '1' then
      Ifsr rng <= "00000001"; --initialized to a non-zero value
    elsif rising edge(clk) then
      if enable = '1' then --enable control when a new random number is
generated
         Ifsr rng <= Ifsr rng(6 downto 0) & (Ifsr rng(7) xor Ifsr rng(5) xor
Ifsr rng(4) xor Ifsr rng(3));--shift right, take the 7 last significant bit and a new
bit is calculated (XOR)
      end if;
    end if;
  end process;
  random number generated <= Ifsr rng; --the 8bit number generated is
vaible in this port
end rng;
```



## **Execution:**

